The Filter / Autoranging Rectifier Module (FARM) provides an effective solution for the AC front end of a power supply built with Vicor DC-DC converters. This high-performance power-system building block satisfies a broad spectrum of requirements and agency standards. In addition to providing transient / surge immunity and EMI filtering, the FARM contains all of the power switching and control circuitry necessary for autoranging rectification, inrush current limiting and overvoltage protection. This module also provides converter enable and status functions for orderly power up / down control or sequencing. To complete the AC front-end configuration, the user only needs to add hold-up capacitors and a few discrete components. ## **Functional Description (Figure 8.1)** *Initial Condition:* The switch that bypasses the inrush limiting PTC (positive temperature coefficient) thermistor is open when power is applied, as is the switch that engages the strap for voltage doubling. In addition, the converters are disabled via the Enable (EN) line and Bus OK (BOK) is high. # Power-Up Sequence (Figure 8.2) - 1.1 Upon application of input power, the output bus capacitors begin to charge. The thermistor limits the charge current and the exponential time constant is determined by the hold-up capacitor value and the thermistor cold resistance. The slope (dV/dt) of the capacitor voltage versus time approaches zero as the capacitors become charged to the peak of the AC line voltage. If the bus voltage is less than 200V as the slope nears zero, the voltage doubler is activated and the bus voltage climbs exponentially to twice the peak line voltage. - **2.1** If the bus voltage is greater than 200V, the doubler is not activated. - **3.1** If the bus voltage is greater than 235V as the slope approaches zero, the inrush limiting thermistor is bypassed. Below 235V, it is not bypassed. - **4.1** The converters are enabled ~150ms after the thermistor bypass switch is closed. - **5.1** Bus OK is asserted after an additional ~150ms delay to allow the converter outputs to settle within specification. #### Power-Down Sequence (Figure 8.2) When input power is turned off or fails, the following sequence occurs as the bus voltage decays: - **1.2** Bus OK is de-asserted when the bus voltage falls below $205V_{DC}$ (Typical). - 2.2 The converters are disabled when the bus voltage falls below 190V<sub>DC</sub>. If power is reapplied after the converters are disabled, the entire power-up sequence is repeated. If a momentary power interruption occurs and power is re-established before the bus reaches the disable threshold, the power-up sequence is not repeated, i.e., the power supply "rides through" the momentary interruption. Figure 8.1 — Functional block diagram: FARM Figure 8.2 — Timing diagram: power up / down sequence ### **Off-Line Power Supply Configuration** The FARM maintains the DC output bus voltage between 250 and 370V<sub>DC</sub> over the entire input-voltage range, which is compatible with the Maxi, Mini, Micro 300V input converters as well as VI-260 family and VI-J60 family DC-DC converters. The FARM automatically switches to the proper bridge or doubler mode depending on the input voltage, eliminating the possibility of damage due to improper line connection. The FARM1xxx is rated at 500W in the low range (90 – 132V<sub>AC</sub> input), and 750W in the high range (180 – 264V<sub>AC</sub> input). The FARM2xxx is rated for 750W and 1,000W for the low and high input ranges respectively. Either of these modules can serve as the AC front end for any number and combination of compatible converters as long as the maximum power rating is not exceeded. Strap (ST) Pin: In addition to input and output power pin connections, it is necessary to connect the strap pin to the center junction of the series hold-up capacitors (C1, C2, Figure 8.3) for proper (autoranging) operation. Metal-oxide varistors, V1 and V2 provide capacitor protection. The bleeder resistors (R1, R2, Figure 8.3) discharge the hold-up capacitors when power is switched off. Capacitors C7 and C8 are recommended if the hold-up capacitors are located more than 3in [75mm] from the FARM output pins. Enable (EN) Pin: (Figure 8.4) The Enable pin must be connected to the PC or GATE IN pin of all converter modules to disable the converters during power up. Otherwise, the converters would attempt to start while the hold-up capacitors were being charged through an un-bypassed current-limiting thermistor, preventing the bus voltage from reaching the thermistor bypass threshold, thus disabling the power supply. The Enable output (the drain of an N channel MOSFET) is internally pulled up to 15V through a $150 \text{k}\Omega$ resistor. A signal diode should be placed close to and in series with the PC or GATE IN pin of each converter to eliminate the possibility of control interference between converters. The Enable pin switches to the high state (15V) with respect to the negative output power pin to turn on the converters after the power-up inrush is over. The Enable function also provides input overvoltage protection for the converters by turning off the converters if the DC bus voltage exceeds $400V_{DC}$ . The thermistor bypass switch opens if this condition occurs, placing the thermistor in series with the input voltage, which reduces the bus voltage to a safe level while limiting input current in case the varistors conduct. The thermistor bypass switch also opens if a fault or overload reduces the bus voltage to less than $180V_{DC}$ . CAUTION: There is no input to output isolation in the FARM, hence the –OUT of the FARM and thus the –IN of the downstream DC-DC converter(s) are at a high potential. If it is necessary to provide an external enable / disable function by controlling the DC-DC converter's PC or GATE IN pin (referenced to the –IN) of the converter, an opto-isolator or isolated relay should be employed. Figure 8.3 — Offline power supply configuration **Bus OK (BOK) Pin:** (Figure 8.5) The Bus OK pin is intended to provide early-warning power-fail information and is also referenced to the negative output pin. CAUTION: There is no input-to-output isolation in the FARM. It is necessary to monitor Bus OK via an optoisolator if it is to be used on the secondary (output) side of the converters. A line-isolation transformer should be used when performing scope measurements. Scope probes should never be applied simultaneously to the input and output as this will damage the module. *Filter:* (Figure 8.6) An integral input filter consists of a common-mode choke and Y-capacitors (line-ground) plus two X-capacitors (line-line). This filter configuration provides common-mode and differential-mode insertion loss in the frequency range between 100kHz and 30MHz. *Hold-up Capacitors:* Hold-up capacitor values should be determined according to output bus voltage ripple, power fail hold-up time, and ride-through time. (Figure 8.7) Many applications require the power supply to maintain output regulation during a momentary power failure of specified duration, i.e., the converters must hold up or ride through such an event while maintaining undisturbed output voltage regulation. Similarly, many of these same systems require notification of an impending power failure to allow time to perform an orderly shut down. The energy stored in a capacitor which has been charged to voltage V is: $$\mathcal{E} = 1/2(CV^2) \tag{1}$$ where: $\mathcal{E}$ = stored energy C = capacitance V = voltage across the capacitor Energy is given up by the capacitors as they are discharged by the converters. The energy expended (the power-time product) is: where: P = operating power $$\mathcal{E} = P \Delta t = C(V_1^2 - V_2^2)/2 \tag{2}$$ $\Delta t$ = discharge interval $V_1$ = capacitor voltage at the beginning of $\Delta t$ $V_2$ = capacitor voltage at the end of $\Delta t$ Rearranging Equation 2 to solve for the required capacitance: $$C = 2P\Delta t / (V_1^2 - V_2^2)$$ (3) The power-fail warning time ( $\Delta t$ ) is defined as the interval between Bus OK and converter shut down (EN) as illustrated in Figure 8.7. The Bus OK and Enable thresholds are 205 and 190V, respectively. A simplified relationship between power-fail warning time, operating power, and bus capacitance is obtained by inserting these constants: $$C = 2P\Delta t / (205^2 - 190^2)$$ $$C = 2P\Delta t / (5.925)$$ It should be noted that the series combination (C1, C2, Figure 8.3) requires each capacitor to be twice the calculated value, but the required voltage rating of each capacitor is reduced to 200V. Allowable ripple voltage on the bus (or ripple current in the capacitors) may define the capacitance requirement. Consideration should be given to converter ripple rejection and resulting output ripple voltage. For example, a converter whose output is 15V and nominal input is 300V will provide 56dB ripple rejection, i.e., $10V_{P-P}$ of input ripple will produce $15mV_{P-P}$ of output ripple. (Figure 8.11) Equation 3 is again used to determine the required capacitance. In this case, $V_1$ and $V_2$ are the instantaneous values of bus voltage at the peaks and valleys (Figure 8.7) of the ripple, respectively. The capacitors must hold up the bus voltage for the time interval ( $\Delta t$ ) between peaks of the rectified line as given by: $$\Delta t = (\pi - \theta) / 2\pi f \tag{4}$$ where: $\mathbf{f} = \text{line frequency}$ $\theta$ = rectifier conduction angle (Figure 8.7) The approximate conduction angle is given by: Another consideration in hold-up capacitor selection is their ripple $$\theta = \cos^{-1} V_2 / V_1 \tag{5}$$ current rating. The capacitors' rating must be higher than the maximum operating ripple current. The approximate operating ripple current (RMS) is given by: where: P = total output power $$I_{RMS} = 2P / V_{AC} \tag{6}$$ $V_{AC}$ = operating line voltage Calculated values of bus capacitance for various hold-up time, ride-through time and ripple-voltage requirements are given as a function of operating power level in Figures 8.8, 8.9 and 8.10, respectively. #### **Example** In this example, the output required from the DC-DC converter at the point of load is $12V_{DC}$ at 320W. Therefore, the output power from the FARM would be 375W (assuming a converter efficiency of 85%). The desired hold-up time is 9ms over an input range of $90-264V_{AC}$ . Determining Required Capacitance for Power Fail Warning: Figure 8.8 is used to determine capacitance for a given power-fail warning time and power level and shows that the total bus capacitance must be at least 820μF. Since two capacitors are configured in series, each capacitor must be at least 1,640μF. Note: The warning time is not dependent on line voltage. A hold-up capacitor calculator is available on the Vicor website at: https://asp.vicorpower.com/calculators/calculators.asp?calc=4 Figure 8.4 — Enable (EN) function Figure 8.6 — Internal filter **Determining Ride-through Time:** Figure 8.9 illustrates ride-through time as a function of line voltage and output power and shows that at a nominal line of 90V<sub>AC</sub>, ride-through would be 68ms. Ride-through time is a function of line voltage. Determining Ripple Voltage on the Hold-up Capacitors: Figure 8.10 is used to determine ripple voltage as a function of operating power and bus capacitance, and shows that the ripple voltage across the hold-up capacitors will be 12V<sub>P-P</sub>. Determining the Ripple on the Output of the DC-DC Converter: Figure 8.11 is used to determine the ripple rejection of the DC-DC converter and indicates a ripple rejection of approximately 60dB for a 12V output. Since the ripple on the bus voltage is $12V_{AC}$ and the ripple rejection of the converter is 60dB, the output ripple of the converter due to ripple on its input (primarily 120Hz) will be $12mV_{P-P}$ . Figure 8.5 — Bus OK (BOK) isolated power status indicator Figure 8.7 — General timing diagram of bus voltage following interruption of the AC mains **Figure 8.8** — Power-fail warning time vs. operating power and total bus capacitance, series combination of C1, C2 (Figure 8.3) Figure 8.9 — Ride-through time vs. operating power **Figure 8.10** — Ripple voltage vs. operating power and bus capacitance, series combination of C1, C2 (Figure 8.3) Figure 8.11 — Converter ripple rejection vs. output voltage (typical)